## OpenATE PA32S

| * Interface 3U PXI (V) USB ()                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3U PXI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| * 32 input / output channels, dynamically configurable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * 33 MHz data rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * -0.5V ~ +5V<br>VIH VIL per channel VOH VOL per two channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * PMU per channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * 32 M of on-board vector memory per channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * Supports 16 Timing Sets & 2 Format Sets change on the fly                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * Dynamic controlled sequencer uses micro-instructions including Match, Repeat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * 32M capture/fail log                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * 8 32 bit/ 10 ns TMU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * 8 I2C/SPI data engines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * 8 external trigger start for I2C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * Quad Sites Pattern Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * Swithable reference clock 100/96MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| * API & Pattern Editor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| The PA32S represents a new level of performance and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | The PA32S supports -0.5V ~ +5V VIH VIL per channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| capabilities for PXI-based digital instrumentation. Based                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VOH/VOL per two channels ,and PMU per channel. The                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| on the proven architecture of the PE32, the PA32S offers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PA32S offers 16 timing sets, 2 driver TG Edges, 2 strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| high performance pin electronics and an enhanced                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TG Edges. 2 Format sets, change on the fly, and four                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| timing generator in a compact, 3U PXI form factor. Each                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | drive data formats are supported: RTZ (Return To Zero),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| card can function as a stand-alone digital subsystem or if                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | drive data formats are supported: RTZ (Return To Zero),<br>RTO (Return To One), NRZ (Non Return To Zero), SBC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| card can function as a stand-alone digital subsystem or if required, multiple cards can be interconnected,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| - · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RTO (Return To One), NRZ (Non Return To Zero), SBC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| required, multiple cards can be interconnected,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RTO (Return To One), NRZ (Non Return To Zero), SBC (Surround By Complement) which can providing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| required, multiple cards can be interconnected,<br>supporting up to 512 bi-directional pins (16 boards). The                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RTO (Return To One), NRZ (Non Return To Zero), SBC<br>(Surround By Complement) which can providing<br>flexibility to create a variety of bus cycles and waveforms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| required, multiple cards can be interconnected,<br>supporting up to 512 bi-directional pins (16 boards). The<br>PA32S also supports deep pattern memory by offering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | RTO (Return To One), NRZ (Non Return To Zero), SBC<br>(Surround By Complement) which can providing<br>flexibility to create a variety of bus cycles and waveforms<br>to test board and box level products. 8 100MHz 32bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| required, multiple cards can be interconnected,<br>supporting up to 512 bi-directional pins (16 boards). The<br>PA32S also supports deep pattern memory by offering<br>32 M of on-board vector memory with dynamic per pin                                                                                                                                                                                                                                                                                                                                                                                                                               | RTO (Return To One), NRZ (Non Return To Zero), SBC<br>(Surround By Complement) which can providing<br>flexibility to create a variety of bus cycles and waveforms<br>to test board and box level products. 8 100MHz 32bit<br>TMU for frequency measurement. I2C/SPI data engine                                                                                                                                                                                                                                                                                                                                                                                                                        |
| required, multiple cards can be interconnected,<br>supporting up to 512 bi-directional pins (16 boards). The<br>PA32S also supports deep pattern memory by offering<br>32 M of on-board vector memory with dynamic per pin<br>direction control and with test rates up to 33 MHz.                                                                                                                                                                                                                                                                                                                                                                        | RTO (Return To One), NRZ (Non Return To Zero), SBC<br>(Surround By Complement) which can providing<br>flexibility to create a variety of bus cycles and waveforms<br>to test board and box level products. 8 100MHz 32bit<br>TMU for frequency measurement. I2C/SPI data engine<br>for serial port access. Quad sites pattern can run 32<br>ch pattern as 4 site 8 ch pattern .<br>With 96MHz reference clock, generate 2.4MHz pattern is                                                                                                                                                                                                                                                              |
| required, multiple cards can be interconnected,<br>supporting up to 512 bi-directional pins (16 boards). The<br>PA32S also supports deep pattern memory by offering<br>32 M of on-board vector memory with dynamic per pin<br>direction control and with test rates up to 33 MHz.<br>With new 32M capture/log memory, PA32S can capture<br>32 channels fail log.                                                                                                                                                                                                                                                                                         | RTO (Return To One), NRZ (Non Return To Zero), SBC<br>(Surround By Complement) which can providing<br>flexibility to create a variety of bus cycles and waveforms<br>to test board and box level products. 8 100MHz 32bit<br>TMU for frequency measurement. I2C/SPI data engine<br>for serial port access. Quad sites pattern can run 32<br>ch pattern as 4 site 8 ch pattern .<br>With 96MHz reference clock, generate 2.4MHz pattern is<br>possible for microphone device.                                                                                                                                                                                                                           |
| required, multiple cards can be interconnected,<br>supporting up to 512 bi-directional pins (16 boards). The<br>PA32S also supports deep pattern memory by offering<br>32 M of on-board vector memory with dynamic per pin<br>direction control and with test rates up to 33 MHz.<br>With new 32M capture/log memory, PA32S can capture<br>32 channels fail log .<br>On-Board Memory                                                                                                                                                                                                                                                                     | RTO (Return To One), NRZ (Non Return To Zero), SBC<br>(Surround By Complement) which can providing<br>flexibility to create a variety of bus cycles and waveforms<br>to test board and box level products. 8 100MHz 32bit<br>TMU for frequency measurement. I2C/SPI data engine<br>for serial port access. Quad sites pattern can run 32<br>ch pattern as 4 site 8 ch pattern .<br>With 96MHz reference clock, generate 2.4MHz pattern is<br>possible for microphone device.<br><b>Compatibility</b>                                                                                                                                                                                                   |
| required, multiple cards can be interconnected,<br>supporting up to 512 bi-directional pins (16 boards). The<br>PA32S also supports deep pattern memory by offering<br>32 M of on-board vector memory with dynamic per pin<br>direction control and with test rates up to 33 MHz.<br>With new 32M capture/log memory, PA32S can capture<br>32 channels fail log .<br>On-Board Memory<br>The PA32S offers 32 M of vector memory per channel.                                                                                                                                                                                                              | RTO (Return To One), NRZ (Non Return To Zero), SBC<br>(Surround By Complement) which can providing<br>flexibility to create a variety of bus cycles and waveforms<br>to test board and box level products. 8 100MHz 32bit<br>TMU for frequency measurement. I2C/SPI data engine<br>for serial port access. Quad sites pattern can run 32<br>ch pattern as 4 site 8 ch pattern .<br>With 96MHz reference clock, generate 2.4MHz pattern is<br>possible for microphone device.<br><b>Compatibility</b><br>All OpenATE Interfaces PXI cards comply with the PXI                                                                                                                                           |
| required, multiple cards can be interconnected,<br>supporting up to 512 bi-directional pins (16 boards). The<br>PA32S also supports deep pattern memory by offering<br>32 M of on-board vector memory with dynamic per pin<br>direction control and with test rates up to 33 MHz.<br>With new 32M capture/log memory, PA32S can capture<br>32 channels fail log .<br>On-Board Memory                                                                                                                                                                                                                                                                     | RTO (Return To One), NRZ (Non Return To Zero), SBC<br>(Surround By Complement) which can providing<br>flexibility to create a variety of bus cycles and waveforms<br>to test board and box level products. 8 100MHz 32bit<br>TMU for frequency measurement. I2C/SPI data engine<br>for serial port access. Quad sites pattern can run 32<br>ch pattern as 4 site 8 ch pattern .<br>With 96MHz reference clock, generate 2.4MHz pattern is<br>possible for microphone device.<br><b>Compatibility</b>                                                                                                                                                                                                   |
| required, multiple cards can be interconnected,<br>supporting up to 512 bi-directional pins (16 boards). The<br>PA32S also supports deep pattern memory by offering<br>32 M of on-board vector memory with dynamic per pin<br>direction control and with test rates up to 33 MHz.<br>With new 32M capture/log memory, PA32S can capture<br>32 channels fail log .<br><b>On-Board Memory</b><br>The PA32S offers 32 M of vector memory per channel.<br>Programmable pattern cycle times up to 2 <sup>32</sup> or infinite.                                                                                                                                | RTO (Return To One), NRZ (Non Return To Zero), SBC<br>(Surround By Complement) which can providing<br>flexibility to create a variety of bus cycles and waveforms<br>to test board and box level products. 8 100MHz 32bit<br>TMU for frequency measurement. I2C/SPI data engine<br>for serial port access. Quad sites pattern can run 32<br>ch pattern as 4 site 8 ch pattern .<br>With 96MHz reference clock, generate 2.4MHz pattern is<br>possible for microphone device.<br><b>Compatibility</b><br>All OpenATE Interfaces PXI cards comply with the PXI                                                                                                                                           |
| required, multiple cards can be interconnected,<br>supporting up to 512 bi-directional pins (16 boards). The<br>PA32S also supports deep pattern memory by offering<br>32 M of on-board vector memory with dynamic per pin<br>direction control and with test rates up to 33 MHz.<br>With new 32M capture/log memory, PA32S can capture<br>32 channels fail log .<br><b>On-Board Memory</b><br>The PA32S offers 32 M of vector memory per channel.<br>Programmable pattern cycle times up to 2 <sup>32</sup> or infinite.<br>There are pattern symbols including 0, 1, L, H, X.<br><b>Software</b><br>The PA32S is supplied with API and Pattern Editor. | RTO (Return To One), NRZ (Non Return To Zero), SBC<br>(Surround By Complement) which can providing<br>flexibility to create a variety of bus cycles and waveforms<br>to test board and box level products. 8 100MHz 32bit<br>TMU for frequency measurement. I2C/SPI data engine<br>for serial port access. Quad sites pattern can run 32<br>ch pattern as 4 site 8 ch pattern .<br>With 96MHz reference clock, generate 2.4MHz pattern is<br>possible for microphone device.<br><b>Compatibility</b><br>All OpenATE Interfaces PXI cards comply with the PXI<br>Specification 2.0 (issued Aug. 2000)<br><b>Application</b><br>• Automatic Test Equipment(ATE)                                          |
| required, multiple cards can be interconnected,<br>supporting up to 512 bi-directional pins (16 boards). The<br>PA32S also supports deep pattern memory by offering<br>32 M of on-board vector memory with dynamic per pin<br>direction control and with test rates up to 33 MHz.<br>With new 32M capture/log memory, PA32S can capture<br>32 channels fail log .<br><b>On-Board Memory</b><br>The PA32S offers 32 M of vector memory per channel.<br>Programmable pattern cycle times up to 2 <sup>32</sup> or infinite.<br>There are pattern symbols including 0, 1, L, H, X.<br><b>Software</b>                                                       | RTO (Return To One), NRZ (Non Return To Zero), SBC<br>(Surround By Complement) which can providing<br>flexibility to create a variety of bus cycles and waveforms<br>to test board and box level products. 8 100MHz 32bit<br>TMU for frequency measurement. I2C/SPI data engine<br>for serial port access. Quad sites pattern can run 32<br>ch pattern as 4 site 8 ch pattern .<br>With 96MHz reference clock, generate 2.4MHz pattern is<br>possible for microphone device.<br><b>Compatibility</b><br>All OpenATE Interfaces PXI cards comply with the PXI<br>Specification 2.0 (issued Aug. 2000)<br><b>Application</b><br>• Automatic Test Equipment(ATE)<br>• Consumer Digital Functional/DC Test |
| required, multiple cards can be interconnected,<br>supporting up to 512 bi-directional pins (16 boards). The<br>PA32S also supports deep pattern memory by offering<br>32 M of on-board vector memory with dynamic per pin<br>direction control and with test rates up to 33 MHz.<br>With new 32M capture/log memory, PA32S can capture<br>32 channels fail log .<br><b>On-Board Memory</b><br>The PA32S offers 32 M of vector memory per channel.<br>Programmable pattern cycle times up to 2 <sup>32</sup> or infinite.<br>There are pattern symbols including 0, 1, L, H, X.<br><b>Software</b><br>The PA32S is supplied with API and Pattern Editor. | RTO (Return To One), NRZ (Non Return To Zero), SBC<br>(Surround By Complement) which can providing<br>flexibility to create a variety of bus cycles and waveforms<br>to test board and box level products. 8 100MHz 32bit<br>TMU for frequency measurement. I2C/SPI data engine<br>for serial port access. Quad sites pattern can run 32<br>ch pattern as 4 site 8 ch pattern .<br>With 96MHz reference clock, generate 2.4MHz pattern is<br>possible for microphone device.<br>Compatibility<br>All OpenATE Interfaces PXI cards comply with the PXI<br>Specification 2.0 (issued Aug. 2000)<br>Application<br>• Automatic Test Equipment(ATE)                                                        |

## OpenATE PA32S

## Specifications

| Pin Electronics                  |                                 |
|----------------------------------|---------------------------------|
| I/O Channels                     | 32, per board resource          |
| Test rate                        | 33MHz                           |
| Input Level (VIH/ VIL)           | $-0.5V \sim +5V$ per channel    |
| Output Level (VOH/VOL)           | -0.5V ~ +5V per channel         |
| Output Impedance                 | 50 Ohm                          |
| • Timing                         |                                 |
| Period Resolution                | 10nS                            |
| Pin TG Edge Resolution           | 10nS                            |
| Minimum Pulse Width              | 10nS                            |
| Timing Sets                      | 16, Change on the fly           |
| Driver TG Edges                  | 2, per pin resource             |
| Strobe TG Edges                  | 2, per pin resource             |
| Formatter                        |                                 |
|                                  | 2                               |
|                                  | RTZ, Return To Zero             |
| Format Sets                      | RTO, Return To One              |
|                                  | NRZ, Non Return To Zero         |
|                                  | SBC, Surround By Complement     |
| • PMU                            |                                 |
| Number of PMU                    | 32                              |
| PMU Accuracy                     | MI: ±1.0%FS V: 50mV             |
| Number of IRange x 3             | I2: ±400uA                      |
|                                  | I3: ±4mA                        |
|                                  | I4: ±40mA                       |
| Number of VRange x 1             | E1: -1V ~ +5V                   |
| Logic Sequencer                  |                                 |
| Micro-Instructions               | MATCH; REPEAT;                  |
| Pattern Symbols                  | 0, 1, L, H, X                   |
| LMSYNC to PXI Trigger Bus        | For Sync with other Instruments |
| Ignore Fail By LM Address        | YES                             |
| Vector Memory                    | 32M (length) × 32 (channels)    |
| Log Memory                       | 32M for capture/ failure log    |
| Programmable pattern cycle times | 2 <sup>32</sup> or infinite     |
| • Trigger                        | PXI_TRIG Bus : 8                |

## **OpenATE PA32S**

| Physical Properties          |                                                                                           |
|------------------------------|-------------------------------------------------------------------------------------------|
| Bus Interface                | PXI                                                                                       |
| Dimensions                   | 3U                                                                                        |
| Power Requirements           | 3.3V@3A, 5V@3A 12V@0.1A                                                                   |
| System Clock                 | 100MHz                                                                                    |
| Bus & Signals                | 8 PXI Trigger bus lines for parallel test                                                 |
| Environmental                |                                                                                           |
| Operating Temperature        | 0 ~ 50°C                                                                                  |
| Storage Temperature          | -20°C ~ 70°C                                                                              |
| Software                     | PXI : API & Pattern Editor                                                                |
| Maximum boards in one system | 16                                                                                        |
| PXI Compliance               | All OpenATE Interfaces PXI cards comply with the PXI Specification 2.0 (issued Aug, 2000) |

**OpenATE** Inc.

The Open Solution for IC Tester

5F-17, 5F., No.5, Sec.5, Xinyi Rd., Taipei City, Taiwan Tel : 886-2-2729-1308 Fax : 886-2-2729-1387 www.openate.com